Ð þíÛ8Ò(öÑàBti,omap4-panda-esti,omap4-pandati,omap4460ti,omap4430ti,omap4&7TI OMAP4 PandaBoard-ESchosenaliases=/ocp/i2c@48070000B/ocp/i2c@48072000G/ocp/i2c@48060000L/ocp/i2c@48350000Q/ocp/serial@4806a000Y/ocp/serial@4806c000a/ocp/serial@48020000i/ocp/serial@4806e000 q/connector@0 z/connector@1memoryƒmemory€@cpuscpu@0arm,cortex-a9ƒcpu“¤«cpu·“àÅW0£è ®`O€ ÀèÖèú ¥¥cpu@1arm,cortex-a9ƒcpu“interrupt-controller@48241000arm,cortex-a9-gic,H$H$ l2-cache-controller@48242000arm,pl310-cacheH$ =K local-timer@48240600arm,cortex-a9-twd-timer¤H$  W socti,omap-inframpu ti,omap4-mpubmpuldsp ti,omap3-c64bdspiva ti,ivahdbivaocpti,omap4-l3-nocsimple-busqbl3_main_1l3_main_2l3_main_3DD€ EW  cm1@4a004000 ti,omap4-cm1J@ clocksextalt_clkin_ckx fixed-clock…„DÀ JJpad_clks_src_ckx fixed-clock…· pad_clks_ckxti,gate-clock¤• %%pad_slimbus_core_clks_ckx fixed-clock…· VVsecure_32k_clk_src_ckx fixed-clock…€slimbus_src_clkx fixed-clock…· slimbus_clkxti,gate-clock¤•  &&sys_32k_ckx fixed-clock…€ ++virt_12000000_ckx fixed-clock…· ,,virt_13000000_ckx fixed-clock…Æ]@ --virt_16800000_ckx fixed-clock…Y ..virt_19200000_ckx fixed-clock…$ø //virt_26000000_ckx fixed-clock…Œº€ 00virt_27000000_ckx fixed-clock…›üÀ 11virt_38400000_ckx fixed-clock…Ið 22tie_low_clock_ckx fixed-clock… 77utmi_phy_clkout_ckx fixed-clock…“‡ \\xclk60mhsp1_ckx fixed-clock…“‡ XXxclk60mhsp2_ckx fixed-clock…“‡ ZZxclk60motg_ckx fixed-clock…“‡ ]]dpll_abe_ckxti,omap4-dpll-m4xen-clock¤ àäìè  dpll_abe_x2_ckxti,omap4-dpll-x2-clock¤ ð  dpll_abe_m2x2_ckxti,divider-clock¤ ¢­ð¿Ö  abe_24m_fclkxfixed-factor-clock¤ íø !!abe_clkxti,divider-clock¤ ¢  aess_fclkxti,divider-clock¤ •¢( dpll_abe_m3x2_ckxti,divider-clock¤ ¢­ô¿Ö core_hsd_byp_clk_mux_ckx ti,mux-clock¤•, dpll_core_ckxti,omap4-dpll-core-clock¤ $,( dpll_core_x2_ckxti,omap4-dpll-x2-clock¤ dpll_core_m6x2_ckxti,divider-clock¤¢­@¿Ö 66dpll_core_m2_ckxti,divider-clock¤¢­0¿Ö ddrphy_ckxfixed-factor-clock¤íødpll_core_m5x2_ckxti,divider-clock¤¢­<¿Ö div_core_ckxti,divider-clock¤¢ div_iva_hs_clkxti,divider-clock¤¢Ü div_mpu_hs_clkxti,divider-clock¤¢œ dpll_core_m4x2_ckxti,divider-clock¤¢­8¿Ö dll_clk_div_ckxfixed-factor-clock¤íødpll_abe_m2_ckxti,divider-clock¤ ¢ð¿  dpll_core_m3x2_gate_ckx ti,composite-no-wait-gate-clock¤•4 dpll_core_m3x2_div_ckxti,composite-divider-clock¤¢4¿ dpll_core_m3x2_ckxti,composite-clock¤ aadpll_core_m7x2_ckxti,divider-clock¤¢­D¿Ö MMiva_hsd_byp_clk_mux_ckx ti,mux-clock¤•¬ dpll_iva_ckxti,omap4-dpll-clock¤ ¤¬¨ dpll_iva_x2_ckxti,omap4-dpll-x2-clock¤ dpll_iva_m4x2_ckxti,divider-clock¤¢­¸¿Ödpll_iva_m5x2_ckxti,divider-clock¤¢­¼¿Ödpll_mpu_ckxti,omap4-dpll-clock¤`dlh dpll_mpu_m2_ckxti,divider-clock¤¢­p¿Öper_hs_clk_div_ckxfixed-factor-clock¤íø >>usb_hs_clk_div_ckxfixed-factor-clock¤íø DDl3_div_ckxti,divider-clock¤•¢ l4_div_ckxti,divider-clock¤•¢ __lp_clk_div_ckxfixed-factor-clock¤ íø 33mpu_periphclkxfixed-factor-clock¤íø ocp_abe_iclkxti,divider-clock¤•(per_abe_24m_fclkxfixed-factor-clock¤ íø TTdmic_sync_mux_ckx ti,mux-clock ¤!"#•8 $$func_dmic_abe_gfclkx ti,mux-clock ¤$%&•8mcasp_sync_mux_ckx ti,mux-clock ¤!"#•@ ''func_mcasp_abe_gfclkx ti,mux-clock ¤'%&•@mcbsp1_sync_mux_ckx ti,mux-clock ¤!"#•H ((func_mcbsp1_gfclkx ti,mux-clock ¤(%&•Hmcbsp2_sync_mux_ckx ti,mux-clock ¤!"#•P ))func_mcbsp2_gfclkx ti,mux-clock ¤)%&•Pmcbsp3_sync_mux_ckx ti,mux-clock ¤!"#•X **func_mcbsp3_gfclkx ti,mux-clock ¤*%&•Xslimbus1_fclk_1xti,gate-clock¤#• `slimbus1_fclk_0xti,gate-clock¤!•`slimbus1_fclk_2xti,gate-clock¤%• `slimbus1_slimbus_clkxti,gate-clock¤&• `timer5_sync_muxx ti,mux-clock¤"+•htimer6_sync_muxx ti,mux-clock¤"+•ptimer7_sync_muxx ti,mux-clock¤"+•xtimer8_sync_muxx ti,mux-clock¤"+•€dummy_ckx fixed-clock…clockdomainsprm@4a306000 ti,omap4-prmJ0`0 W clockssys_clkin_ckx ti,mux-clock¤,-./012¿ abe_dpll_bypass_clk_mux_ckx ti,mux-clock¤+•  abe_dpll_refclk_mux_ckx ti,mux-clock¤+  dbgclk_mux_ckxfixed-factor-clock¤íøl4_wkup_clk_mux_ckx ti,mux-clock¤3 ;;syc_clk_div_ckxti,divider-clock¤¢ ""gpio1_dbclkxti,gate-clock¤+•8dmt1_clk_muxx ti,mux-clock¤+•@usim_ckxti,divider-clock¤4•X 55usim_fclkxti,gate-clock¤5•Xpmd_stm_clock_mux_ckx ti,mux-clock ¤67•  88pmd_trace_clk_mux_ckx ti,mux-clock ¤67•  99stm_clk_div_ckxti,divider-clock¤8•¢@ trace_clk_div_div_ckxti,divider-clock¤9•  ::trace_clk_div_ckxti,clkdm-gate-clock¤: ==div_ts_ckxti,divider-clock¤;•ˆ   <<bandgap_ts_fclkxti,gate-clock¤<•ˆclockdomainsemu_sys_clkdmti,clockdomain¤=cm2@4a008000 ti,omap4-cm2J€0clocksper_hsd_byp_clk_mux_ckx ti,mux-clock¤>•L ??dpll_per_ckxti,omap4-dpll-clock¤?@DLH @@dpll_per_m2_ckxti,divider-clock¤@¢P¿ HHdpll_per_x2_ckxti,omap4-dpll-x2-clock¤@P AAdpll_per_m2x2_ckxti,divider-clock¤A¢­P¿Ö GGdpll_per_m3x2_gate_ckx ti,composite-no-wait-gate-clock¤A•T BBdpll_per_m3x2_div_ckxti,composite-divider-clock¤A¢T¿ CCdpll_per_m3x2_ckxti,composite-clock¤BC bbdpll_per_m4x2_ckxti,divider-clock¤A¢­X¿Ö 44dpll_per_m5x2_ckxti,divider-clock¤A¢­\¿Ö KKdpll_per_m6x2_ckxti,divider-clock¤A¢­`¿Ö FFdpll_per_m7x2_ckxti,divider-clock¤A¢­d¿Ö NNdpll_usb_ckxti,omap4-dpll-j-type-clock¤D€„Œˆ EEdpll_usb_clkdcoldo_ckxti,fixed-factor-clock¤E$­´1Ödpll_usb_m2_ckxti,divider-clock¤E¢­¿Ö IIducati_clk_mux_ckx ti,mux-clock¤Ffunc_12m_fclkxfixed-factor-clock¤Gíøfunc_24m_clkxfixed-factor-clock¤Híø ##func_24mc_fclkxfixed-factor-clock¤Gíø UUfunc_48m_fclkxti,divider-clock¤G SSfunc_48mc_fclkxfixed-factor-clock¤Gíø LLfunc_64m_fclkxti,divider-clock¤4 RRfunc_96m_fclkxti,divider-clock¤G OOinit_60m_fclkxti,divider-clock¤I WWper_abe_nc_fclkxti,divider-clock¤ ¢ PPaes1_fckxti,gate-clock¤• aes2_fckxti,gate-clock¤•¨dss_sys_clkxti,gate-clock¤"•   œœdss_tv_clkxti,gate-clock¤J•   ››dss_dss_clkxti,gate-clock¤K• ? ššdss_48mhz_clkxti,gate-clock¤L•   žžfdif_fckxti,divider-clock¤4•¢(gpio2_dbclkxti,gate-clock¤+•`gpio3_dbclkxti,gate-clock¤+•hgpio4_dbclkxti,gate-clock¤+•pgpio5_dbclkxti,gate-clock¤+•xgpio6_dbclkxti,gate-clock¤+•€sgx_clk_muxx ti,mux-clock¤MN• hsi_fckxti,divider-clock¤G•¢8iss_ctrlclkxti,gate-clock¤O• mcbsp4_sync_mux_ckx ti,mux-clock¤OP•à QQper_mcbsp4_gfclkx ti,mux-clock¤Q%•àhsmmc1_fclkx ti,mux-clock¤RO•(hsmmc2_fclkx ti,mux-clock¤RO•0ocp2scp_usb_phy_phy_48mxti,gate-clock¤S•àsha2md5_fckxti,gate-clock¤•Èslimbus2_fclk_1xti,gate-clock¤T• 8slimbus2_fclk_0xti,gate-clock¤U•8slimbus2_slimbus_clkxti,gate-clock¤V• 8smartreflex_core_fckxti,gate-clock¤;•8smartreflex_iva_fckxti,gate-clock¤;•0smartreflex_mpu_fckxti,gate-clock¤;•(cm2_dm10_muxx ti,mux-clock¤+•(cm2_dm11_muxx ti,mux-clock¤+•0cm2_dm2_muxx ti,mux-clock¤+•8cm2_dm3_muxx ti,mux-clock¤+•@cm2_dm4_muxx ti,mux-clock¤+•Hcm2_dm9_muxx ti,mux-clock¤+•Pusb_host_fs_fckxti,gate-clock¤L•Ð ``utmi_p1_gfclkx ti,mux-clock¤WX•X YYusb_host_hs_utmi_p1_clkxti,gate-clock¤Y•Xutmi_p2_gfclkx ti,mux-clock¤WZ•X [[usb_host_hs_utmi_p2_clkxti,gate-clock¤[• Xusb_host_hs_utmi_p3_clkxti,gate-clock¤W• Xusb_host_hs_hsic480m_p1_clkxti,gate-clock¤I• Xusb_host_hs_hsic60m_p1_clkxti,gate-clock¤W• Xusb_host_hs_hsic60m_p2_clkxti,gate-clock¤W• Xusb_host_hs_hsic480m_p2_clkxti,gate-clock¤I•Xusb_host_hs_func48mclkxti,gate-clock¤L•Xusb_host_hs_fckxti,gate-clock¤W•Xotg_60m_gfclkx ti,mux-clock¤\]•` ^^usb_otg_hs_xclkxti,gate-clock¤^•`usb_otg_hs_ickxti,gate-clock¤•`usb_phy_cm_clk32kxti,gate-clock¤+•@ ––usb_tll_hs_usb_ch2_clkxti,gate-clock¤W• husb_tll_hs_usb_ch0_clkxti,gate-clock¤W•husb_tll_hs_usb_ch1_clkxti,gate-clock¤W• husb_tll_hs_ickxti,gate-clock¤_•hclockdomainsl3_init_clkdmti,clockdomain¤E`scrm@4a30a000ti,omap4-scrmJ0  clocksauxclk0_src_gate_ckx ti,composite-no-wait-gate-clock¤a• ccauxclk0_src_mux_ckxti,composite-mux-clock ¤ab• ddauxclk0_src_ckxti,composite-clock¤cd eeauxclk0_ckxti,divider-clock¤e•¢ uuauxclk1_src_gate_ckx ti,composite-no-wait-gate-clock¤a• ffauxclk1_src_mux_ckxti,composite-mux-clock ¤ab• ggauxclk1_src_ckxti,composite-clock¤fg hhauxclk1_ckxti,divider-clock¤h•¢ vvauxclk2_src_gate_ckx ti,composite-no-wait-gate-clock¤a• iiauxclk2_src_mux_ckxti,composite-mux-clock ¤ab• jjauxclk2_src_ckxti,composite-clock¤ij kkauxclk2_ckxti,divider-clock¤k•¢ wwauxclk3_src_gate_ckx ti,composite-no-wait-gate-clock¤a• llauxclk3_src_mux_ckxti,composite-mux-clock ¤ab• mmauxclk3_src_ckxti,composite-clock¤lm nnauxclk3_ckxti,divider-clock¤n•¢ xxauxclk4_src_gate_ckx ti,composite-no-wait-gate-clock¤a•  ooauxclk4_src_mux_ckxti,composite-mux-clock ¤ab•  ppauxclk4_src_ckxti,composite-clock¤op qqauxclk4_ckxti,divider-clock¤q•¢  yyauxclk5_src_gate_ckx ti,composite-no-wait-gate-clock¤a•$ rrauxclk5_src_mux_ckxti,composite-mux-clock ¤ab•$ ssauxclk5_src_ckxti,composite-clock¤rs ttauxclk5_ckxti,divider-clock¤t•¢$ zzauxclkreq0_ckx ti,mux-clock¤uvwxyz•auxclkreq1_ckx ti,mux-clock¤uvwxyz•auxclkreq2_ckx ti,mux-clock¤uvwxyz•auxclkreq3_ckx ti,mux-clock¤uvwxyz•auxclkreq4_ckx ti,mux-clock¤uvwxyz• auxclkreq5_ckx ti,mux-clock¤uvwxyz•$clockdomainscounter@4a304000ti,omap-counter32kJ0@  bcounter_32kpinmux@4a100040 ti,omap4-padconfpinctrl-singleJ@–,Rpÿdefault›{|}~ pinmux_twl6040_pins¥à` ††pinmux_mcpdm_pins(¥ÆÈÊÌÎ ’’pinmux_mcbsp1_pins ¥¾ÀÂÄ ““pinmux_dss_dpi_pinsà¥"$&(*,.0246tvxz|~€‚„†ˆŠŒŽ’” {{pinmux_tfp410_pins¥D ||pinmux_dss_hdmi_pins¥Z\^ }}pinmux_tpd12s015_pins¥"HX  ~~pinmux_hsusbb1_pins`¥‚ „† ˆ Š Œ Ž  ’ ” – ˜  pinmux_i2c1_pins¥âä ‚‚pinmux_i2c2_pins¥æè ŠŠpinmux_i2c3_pins¥êì ‹‹pinmux_i2c4_pins¥î𠌌pinmux_wl12xx_gpio ¥&,02 ­­pinmux_wl12xx_pins@¥8:   pinmux_twl6030_pins¥^A ƒƒgpio_led_pmx¥¶ ¦¦pinmux@4a31e040 ti,omap4-padconfpinctrl-singleJ1à@8,Rpÿpinmux_leds_wkpins¥ §§pinmux_twl6030_wkup_pins¥ „„tisyscon@4a1005a0sysconJ p €€pbias_regulatorti,pbias-omap`¹€pbias_mmc_omap4Àpbias_mmc_omap4Ïw@ç-ÆÀ ŽŽocmcram@40304000 mmio-sram@0@  dma-controller@4a056000ti,omap4430-sdmaJ`0W  ÿ  gpio@4a310000ti,omap4-gpioJ1 Wbgpio1&8H,T ¨¨gpio@48055000ti,omap4-gpioHP Wbgpio28H, ««gpio@48057000ti,omap4-gpioHp Wbgpio38H, ¢¢gpio@48059000ti,omap4-gpioH W bgpio48H, ‡‡gpio@4805b000ti,omap4-gpioH° W!bgpio58H,gpio@4805d000ti,omap4-gpioHÐ W"bgpio68H,gpmc@50000000ti,omap4430-gpmcP Whtbgpmc†¤«fckserial@4806a000ti,omap4-uartH  WHbuart1…Ülserial@4806c000ti,omap4-uartHÀ™IÜbuart2…Ülserial@48020000ti,omap4-uartH™Jbuart3…Ülserial@4806e000ti,omap4-uartHà™Fbuart4…Ülspinlock@4a0f6000ti,omap4-hwspinlockJ` bspinlock­i2c@48070000 ti,omap4-i2cH W8bi2c1default›‚…€twl@48H W& ti,twl6030,default›ƒ„rtcti,twl4030-rtcW regulator-vaux1ti,twl6030-vaux1ÏB@ç-ÆÀregulator-vaux2ti,twl6030-vaux2ÏO€ç*¹€regulator-vaux3ti,twl6030-vaux3ÏB@ç-ÆÀregulator-vmmcti,twl6030-vmmcÏO€ç-ÆÀ regulator-vppti,twl6030-vppÏw@ç&% regulator-vusimti,twl6030-vusimÏO€ç,@ regulator-vdacti,twl6030-vdac ŸŸregulator-vanati,twl6030-vanaregulator-vcxioti,twl6030-vcxio» regulator-vusbti,twl6030-vusb ……regulator-v1v8ti,twl6030-v1v8» ˆˆregulator-v2v1ti,twl6030-v2v1» ‰‰usb-comparatorti,twl6030-usbW Ï…pwmti,twl6030-pwmÚpwmledti,twl6030-pwmledÚtwl@4b ti,twl6040Kdefault›† Ww& å‡öˆ‰  ªªi2c@48072000 ti,omap4-i2cH  W9bi2c2default›Š…€i2c@48060000 ti,omap4-i2cH W=bi2c3default›‹…†  °°eeprom@50 ti,eepromPi2c@48350000 ti,omap4-i2cH5 W>bi2c4default›Œ…€spi@48098000ti,omap4-mcspiH € WAbmcspi1 @.#$%&'()* 3tx0rx0tx1rx1tx2rx2tx3rx3spi@4809a000ti,omap4-mcspiH   WBbmcspi2  .+,-.3tx0rx0tx1rx1spi@480b8000ti,omap4-mcspiH € W[bmcspi3 .3tx0rx0spi@480ba000ti,omap4-mcspiH   W0bmcspi4 .FG3tx0rx0mmc@4809c000ti,omap4-hsmmcH À WSbmmc1=J.=>3txrxaŽnzmmc@480b4000ti,omap4-hsmmcH @ WVbmmc2J./03txrx „disabledmmc@480ad000ti,omap4-hsmmcH Ð W^bmmc3J.MN3txrx „disabledmmc@480d1000ti,omap4-hsmmcH  W`bmmc4J.9:3txrx „disabledmmc@480d5000ti,omap4-hsmmcH P W;bmmc5J.;<3txrxdefault›n‘‹z™mmu@4a066000ti,omap4-iommuJ` Wbmmu_dspmmu@55082000ti,omap4-iommuU  Wdbmmu_ipu¬wdt@4a314000ti,omap4-wdtti,omap3-wdtJ1@€ WP bwd_timer2mcpdm@40132000ti,omap4-mcpdm@ I Âmpudma Wpbmcpdm.AB3up_linkdn_link„okaydefault›’ ©©dmic@4012e000ti,omap4-dmic@àIàÂmpudma Wrbdmic.C3up_link „disabledmcbsp@40122000ti,omap4-mcbsp@ ÿI ÿÂmpudma WÌcommonÜ€bmcbsp1.!"3txrx„okaydefault›“mcbsp@40124000ti,omap4-mcbsp@@ÿI@ÿÂmpudma WÌcommonÜ€bmcbsp2.3txrx „disabledmcbsp@40126000ti,omap4-mcbsp@`ÿI`ÿÂmpudma WÌcommonÜ€bmcbsp3.3txrx „disabledmcbsp@48096000ti,omap4-mcbspH `ÿÂmpu WÌcommonÜ€bmcbsp4. 3txrx „disabledkeypad@4a31c000ti,omap4-keypadJ1À€ WxÂmpubkbddmm@4e000000 ti,omap4-dmmN Wqbdmmemif@4c000000 ti,emif-4dL Wnbemif1†ëô  3<”emif@4d000000 ti,emif-4dM Wobemif2†ëô  3<”ocp2scp@4a0ad000ti,omap-ocp2scpJ Ðqbocp2scp_usb_phyusb2phy@4a0ad080 ti,omap-usb2J ЀXJ•¤–«wkupclkV ˜˜mailbox@4a0f4000ti,omap4-mailboxJ@ Wbmailboxammbox_ipu ‘ œmbox_dsp ‘ œtimer@4a318000ti,omap3430-timerJ1€€ W%btimer1§timer@48032000ti,omap3430-timerH € W&btimer2timer@48034000ti,omap4430-timerH@€ W'btimer3timer@48036000ti,omap4430-timerH`€ W(btimer4timer@40138000ti,omap4430-timer@€€I€€ W)btimer5¶timer@4013a000ti,omap4430-timer@ €I € W*btimer6¶timer@4013c000ti,omap4430-timer@À€IÀ€ W+btimer7¶timer@4013e000ti,omap4430-timer@à€Ià€ W,btimer8ötimer@4803e000ti,omap4430-timerHà€ W-btimer9Ãtimer@48086000ti,omap3430-timerH`€ W.btimer10Ãtimer@48088000ti,omap4430-timerH€€ W/btimer11Ãusbhstll@4a062000 ti,usbhs-tllJ  WN busb_tll_hsusbhshost@4a064000ti,usbhs-hostJ@ busb_host_hsq ¤WXZ3«refclk_60m_intrefclk_60m_ext_p1refclk_60m_ext_p2 Ðehci-phyohci@4a064800ti,ohci-omap3JH& WLehci@4a064c00 ti,ehci-omapJL& WMÛ—control-phy@4a002300ti,control-phy-usb2J#Âpower ••control-phy@4a00233cti,control-phy-otghsJ#<Âotghs_control ™™usb_otg_hs@4a0ab000ti,omap4-musbJ °ÿW\]Ìmcdma busb_otg_hsà˜Û˜ èusb2-phyòý J™Ö2aes@4b501000 ti,omap4-aesbaesKP  WU.on3txrxdes@480a5000 ti,omap4-desbdesH P  WR.ut3txrxregulator-abb-mpu ti,abb-v2Àabb_mpu#€¤<2M„okayJ0{ÐJ0`J"h'Âbase-addressint-addressefuse-addressx]£èO€èû1Èregulator-abb-iva ti,abb-v2Àabb_iva#€¤<2M„okayJ0{ØJ0`J"h'Âbase-addressint-addressefuse-addressx]~ðe ²ø ûÿdss@58000000 ti,omap4-dssX€„ok bdss_core¤š«fckqdispc@58001000ti,omap4-dispcX W bdss_dispc¤š«fckencoder@58002000ti,omap4-rfbiX  „disabled bdss_rfbi¤š«fckickencoder@58003000ti,omap4-vencX0 „disabled bdss_venc¤›«fckencoder@58004000 ti,omap4-dsiX@XB@XC Âprotophypll W5 „disabled bdss_dsi1¤šœ «fcksys_clkencoder@58005000 ti,omap4-dsiXPXR@XS Âprotophypll WT„ok bdss_dsi2¤šœ «fcksys_clkiencoder@58006000ti,omap4-hdmi X`XbXcXdÂwppllphycore We„ok bdss_hdmi¤žœ «fcksys_clk.L 3audio_txtŸportendpoint€  ²²portendpoint€¡ ®®bandgapJ"`J#,J#xti,omap4460-bandgap W~ ›¢¡ ££pmuarm,cortex-a9-pmuW67bdebugssthermal-zonescpu_thermal·úÍèÛ£tripscpu_alert놠÷Њpassive ¤¤cpu_critëèH÷Ð Šcriticalcooling-mapsmap0¤ ¥ÿÿÿÿÿÿÿÿlpddr2#Elpida,ECB240ABACNjedec,lpddr2-s4 '5BN^kx„‘ž­ ””lpddr2-timings@0jedec,lpddr2-timingsº˜–€ÃׄÌRÒFP×:˜Û¤ä'éLîLòL÷:˜þ| ÃP_~@B@"p.plpddr2-timings@1jedec,lpddr2-timingsº˜–€à ëÂÌRÒFP×:˜Û¤ä'é'îLòL÷:˜þ| ÃP_~@B@"p.pleds gpio-ledsdefault›¦§heartbeatApandaboard::status1 ›‡ GheartbeatmmcApandaboard::status2 ›¨Gmmc0soundti,abe-twl6040 ]PandaBoardESfIðs©|ª€‡Headset StereophoneHSOLHeadset StereophoneHSORExt SpkHFLExt SpkHFRLine OutAUXLLine OutAUXRAFMLLine InAFMRLine Inhsusb1_power_regregulator-fixed Àhsusb1_vbusÏ2Z ç2Z  ñ¨˜p »© ¬¬hsusb1_phyusb-nop-xceiv »«Ǭ¤x «main_clk…$ø ——wl12xx_vmmcdefault›­regulator-fixedÀvwl1271Ïw@çw@ ñ« ˜p  ‘‘encoder@0 ti,tfp410 Ò¨portsport@0endpoint@0€® ¡¡port@1endpoint@0€¯ ±±connector@0dvi-connectorAdviâê°portendpoint€± ¯¯encoder@1 ti,tpd12s015$›«« «portsport@0endpoint@0€²   port@1endpoint@0€³ ´´connector@1hdmi-connectorAhdmiŠaportendpoint€´ ³³ #address-cells#size-cellscompatibleinterrupt-parentmodeli2c0i2c1i2c2i2c3serial0serial1serial2serial3display0display1device_typeregnext-level-cacheclocksclock-namesclock-latencyoperating-pointscooling-min-levelcooling-max-level#cooling-cellslinux,phandleinterrupt-controller#interrupt-cellscache-unifiedcache-levelinterruptsti,hwmodssramranges#clock-cellsclock-frequencyti,bit-shiftti,max-divti,autoidle-shiftti,index-starts-at-oneti,invert-autoidle-bitclock-multclock-divti,index-power-of-twoti,dividersti,clock-divti,clock-multti,set-rate-parentpinctrl-single,register-widthpinctrl-single,function-maskpinctrl-namespinctrl-0pinctrl-single,pinssysconregulator-nameregulator-min-microvoltregulator-max-microvolt#dma-cells#dma-channels#dma-requeststi,gpio-always-ongpio-controller#gpio-cellsti,no-reset-on-initgpmc,num-csgpmc,num-waitpinsti,no-idle-on-initinterrupts-extended#hwlock-cellsregulator-always-onusb-supply#pwm-cellsti,audpwron-gpiovio-supplyv2v1-supplyenable-active-highti,spi-num-csdmasdma-namesti,dual-voltti,needs-special-resetpbias-supplyvmmc-supplybus-widthstatusnon-removablecap-power-off-cardti,iommu-bus-err-backreg-namesinterrupt-namesti,buffer-sizephy-typehw-caps-read-idle-ctrlhw-caps-ll-interfacehw-caps-temp-alertcs1-useddevice-handlectrl-module#phy-cells#mbox-cellsti,mbox-num-usersti,mbox-num-fifosti,mbox-txti,mbox-rxti,timer-alwonti,timer-dspti,timer-pwmport1-modephysusb-phyphy-namesmultipointnum-epsram-bitsinterface-typepowerti,tranxdone-status-maskti,settling-timeti,clock-cyclesti,abb_infovdd-supplyvdda-supplyremote-endpointdata-linesgpios#thermal-sensor-cellspolling-delay-passivepolling-delaythermal-sensorstemperaturehysteresistripcooling-devicedensityio-widthtRPab-min-tcktRCD-min-tcktWR-min-tcktRASmin-min-tcktRRD-min-tcktWTR-min-tcktXP-min-tcktRTP-min-tcktCKE-min-tcktCKESR-min-tcktFAW-min-tckmin-freqmax-freqtRPabtRCDtWRtRAS-mintRRDtWTRtXPtRTPtCKESRtDQSCK-maxtFAWtZQCStZQCLtZQinittRAS-max-nstDQSCK-max-deratedlabellinux,default-triggerti,modelti,mclk-freqti,mcpdmti,twl6040ti,audio-routingstartup-delay-usregulator-boot-onreset-gpiosvcc-supplypowerdown-gpiosdigitalddc-i2c-bus